LMK04805
具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器
制造商:TI
产品信息
描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum™ PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
电路图、引脚图和封装图
在线购买
技术资料
LMK03000系列精密时钟调理器的性能及作用分析LMK03000系列精密时钟调理器结合了抖动清除/修复,乘法和分配参考时钟的功能。这些器件集成了压控振荡器(VCO),高性能整数N锁相环(PLL),部分集成环路滤波器以及多达8个输出,采用各种LVDS和LVPECL组合。
2020-10-26
2020-05-29
2018-06-13
德州仪器LMK0480X holdover的功能分析本文首先主要介绍了TI 的新一代时钟产品LMK0480X 的holdover 功能和指标,以及在新一代的无线C-RAN 网络中的应用。通过对LMK0480X holdover 的指标分析,证明LMK04808 完全满足通信网络的时钟倒换的需求。
2013-07-22
LMK0480X 产品供电电源设计指导本文主要介绍了 TI 的新一代时钟产品 LMK0480X 系列芯片的供电设计以及对时钟性能的影响。通过合理的供电电源电路设计,可以有效地提高芯片性能,降低对供电电源纹波的要求。
2013-09-25
2011-03-23
SAW示波器和LMK03328的链路设计在当今世界,互联网数据流量不断上升,移动设备的使用也呈爆炸式的增长,对于处理快速增长的数据和视频数据流量的电信基础设施的需求变得越来与具有挑战性。根据思科可视网络互联指数全球IP流量预测,2014-2019,到2018年...
2018-05-16
2011-10-10