LMK04803
具有双级联 PLL 和集成 1.9 GHz VCO 的低噪声时钟抖动消除器
制造商:TI
产品信息
描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum™ PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
电路图、引脚图和封装图
在线购买
技术资料
2016-11-07
国产时钟芯片LMK04828概述对于数据处理速率与准确度需求较高,且功能较多、信息交互复杂的应用场景,往往需要时钟芯片的存在,如通讯基站、交换机、数据中心服务器、汽车、工业控制等。今天给大家推荐一款国产时钟芯片,可完全替代TI的LMK04828。
2024-09-14
2016-11-07
德州仪器推出具业界最佳抖动性能的时钟发生器德州仪器(TI)(纽约证券交易所代码:TXN)今天宣布推出一款具有业界最佳抖动性能的高度集成的时钟发生器。LMK03806可以帮助设计人员运用一个低成本晶体合成所需的时钟频率,从而
2016-11-07
医学成像中的时钟分发系统设计1970年代中后期,计算机X射线轴向分层造影(CAT)扫描就已经出现在医学界了。计算机处理能力和信息采集时间的改善大大提高了设备的扫描速度,信息内容以及图像的清晰度。今天,我
2016-11-07
采用系统参考模式设计JESD204B时钟...及如何用它们来最大限度地提高JESD204B时钟方案的性能。 LMK04821系列器件为该话题提供了很好的范例研究素材,因为它们是高性能的双环路抖动清除器,可在具有器件和SYSREF时钟的子类1时钟方案里驱动多达七个JESD204B转换器或逻...
2016-11-07
TI推出双通道16位ADC与时钟抖动清除器日前,德州仪器 (TI) 宣布推出两款支持数据转换器 JEDEC JESD204B 串行接口标准的器件,其中 ADS42JB69是业界首款采用 JESD204B 接口、支持250 MSPS 最高速度的双通道 16 位模数转换器 (ADC),LMK
2016-11-07
详解JESD204B串行接口时钟需求及其实现方法...的时钟规范,以及利用TI 公司的芯片实现其时序要求。##LMK04820 系列的时钟芯片是一款专用的JESD204B 时钟芯片,Device Clock 和SYSREF是成对输出的,其输出的时序满足其时序要求,应用较为简单,但当用户需要连续模式的SYSREF 时,...
2016-11-07