尊敬的客户:为给您持续提供一对一优质服务,即日起,元器件订单实付商品金额<300元时,该笔订单按2元/SKU加收服务费,感谢您的关注与支持!
    首页产品索引MC10EP139

    MC10EP139

    购买收藏
     3.3 V / 5.0 V ECL ÷·2/4, ÷·4/5/6 Divider

    制造商:ON

    中文数据手册

    产品信息

    The MC10/100EP139 is a low skew divide by 2/4, divide by 4/5/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the V
    output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the V
    output should be connected to the CLKbar input and bypassed to ground via a 0.01uF capacitor.
    The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
    Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EP139s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one EP139, the MR pin need not be exercised as the internal divider design ensures synchronization between the divide by 2/4 and the divide by 4/5/6 outputs of a single device. All V
    and V
    pins must be externally connected to power supply to guarantee proper operation.
    The 100 Series contains temperature compensation.
    • Maximum Frequency >1.0 GHz Typical
    • 50ps Output-to-Output Skew
    • PECL Mode Operating Range:V
    • =3.0 V to 5.5 V withV
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -3.0 V to -5.5 V
    • Open Input Default State
    • Safety Clamp on Inputs
    • Synchronous Enable/Disable
    • Master Reset for Synchronization of Multiple Chips
    • V
    • Output
    • Pb-Free Packages are Available

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    MC10EP139DTGONIC CLK GEN 2/4 4/5/6 ECL 20TSSOP 立即购买
    MC10EP139DTR2GONIC CLK GEN 2/4 4/5/6 ECL 20TSSOP 立即购买

    技术资料

    标题类型大小(KB)下载
    AC Characteristics of ECL DevicesPDF896 点击下载
    ECL Clock Distribution TechniquesPDF54 点击下载
    Interfacing Between LVDS and ECLPDF121 点击下载
    Designing with PECL (ECL at +5.0 V)PDF102 点击下载
    The ECL Translator GuidePDF142 点击下载
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
    Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    MC100EL11MC100EP446MIC5891MIC3809
    MRF24WG0MAMOC3052MMJF15030MCP3424
    MIC2186MIC38HC42MCH4020MC74HC125A
    MC100EP16VAMC74LVXT4052MTCH108MC10H102
    MCP2200MIC2151MCP6569MC100EP101
    Copyright ©2012-2024 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照