尊敬的客户:为给您持续提供一对一优质服务,即日起,元器件订单实付商品金额<300元时,该笔订单按2元/SKU加收服务费,感谢您的关注与支持!
    首页产品索引MC100LVEL34

    MC100LVEL34

    购买收藏
     3.3 V ECL ÷·2, ÷·4, ÷·8 Divider

    制造商:ON

    产品信息

    The MC100LVEL34 is a low skew 2, 4, 8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The VBB pin, an internally generated voltage supply, is available to this device only. For single−ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.
    The common enable (EN bar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse
    could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.
    Upon start−up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internaldividers, as well as multiple LVEL34s in a system.
    • 50 ps Typical Output-to-Output Skew
    • Synchronous Enable/Disable
    • Master Reset for Synchronization
    • 1.5 GHz Toggle Frequency
    • The 100 Series Contains Temperature Compensation.
    • PECL Mode Operating Range: V
    • = 3.0 V to 3.8 V with V
    • = 0V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -3.0 V to -3.8 V
    • Open Input Default State
    • LVDS Input Compatible
    • Pb-Free Packages are Available

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    MC100LVEL34DTGONIC CLOCK GEN ECL 2/4/8 16TSSOP 立即购买
    MC100LVEL34DGONIC CLOCK GEN ECL 2/4/8 16SOIC 立即购买
    MC100LVEL34DR2GONIC CLOCK GEN 2/4/8 3.3V 16-SOIC 立即购买
    MC100LVEL34DTR2GONIC CLOCK GEN 2/4/8 3.3V 16-TSSOP 立即购买

    技术资料

    标题类型大小(KB)下载
    AC Characteristics of ECL DevicesPDF896 点击下载
    ECL Clock Distribution TechniquesPDF54 点击下载
    Interfacing Between LVDS and ECLPDF121 点击下载
    Designing with PECL (ECL at +5.0 V)PDF102 点击下载
    The ECL Translator GuidePDF142 点击下载
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
    Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    MAX485MCP9805MC100EP52MCP2003A
    MC10H645MC33272AMC33179MCH3914
    MC14060BMCP9902MCP3909MIC2164
    MTCH108MIC5400MIC2169BMC10E195
    MIC3201MC100EP11MD1812MMBF5458
    Copyright ©2012-2024 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照