LMK04826
制造商:TI
产品信息
描述 The LMK0482x family is the industrys highest performance clock conditioner with JEDEC JESD204B support.The 14 clock outputs from PLL2 can be configured to drive seven JESD204B converters or other logic devices using device and SYSREF clocks. SYSREF can be provided using both DC and AC coupling. Not limited to JESD204B applications, each of the 14 outputs can be individually configured as high performance outputs for traditional clocking systems. The high performance combined with features like the ability to trade off between power or performance, dual VCOs, dynamic digital delay, holdover, and glitchless analog delay make the LMK0482x family ideal for providing flexible high performance clocking trees.特性JEDEC JESD204B Support Ultra-Low RMS Jitter 88 fs RMS Jitter (12 kHz to 20 MHz) 91 fs RMS Jitter (100 Hz to 20 MHz) 162.5 dBc/Hz Noise Floor at 245.76 MHz Up to 14 Differential Device Clocks from PLL2 Up to 7 SYSREF Clocks Maximum Clock Output Frequency 3.1 GHz LVPECL, LVDS, HSDS, LCPECL Programmable Outputs from PLL2 Up to 1 Buffered VCXO/Crystal Output from PLL1 LVPECL, LVDS, 2xLVCMOS Programmable Dual Loop PLLatinum™ PLL Architecture PLL1 Up to 3 Redundant Input Clocks Automatic and Manual Switch-Over Modes Hitless Switching and LOS Integrated Low-Noise Crystal Oscillator Circuit Holdover mode when Input Clocks are Lost PLL2 Normalized [1 Hz] PLL Noise Floor of 227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Two Integrated Low-Noise VCOs 50% Duty Cycle Output Divides, 1 to 32 (even and odd) Precision Digital Delay, Dynamically Adjustable 25 ps Step Analog Delay Multi-mode: Dual PLL, single PLL, and Clock Distribution Industrial Temperature Range: 40 to 85°C Supports 105°C PCB Temperature (Measured at Thermal Pad) 3.15-V to 3.45-V Operation Package: 64-pin QFN (9.0 × 9.0 × 0.8 mm)
电路图、引脚图和封装图
在线购买
LMK03000系列精密时钟调理器的性能及作用分析LMK03000系列精密时钟调理器结合了抖动清除/修复,乘法和分配参考时钟的功能。这些器件集成了压控振荡器(VCO),高性能整数N锁相环(PLL),部分集成环路滤波器以及多达8个输出,采用各种LVDS和LVPECL组合。
2020-10-26
204B实战应用-LMK04821代码详解(二)...天给各位大侠带来一篇项目开发经验分享“基于JESD204B的LMK04821芯片项目开发”第二篇,这是本人实打实的项目开发经验,希望可以给有需要的大侠提供一些参考学习作用。 以后机会多多,慢慢分享一些项目开发以及学习方面的...
2021-10-08
2023-11-08
2020-04-21
2019-06-20
采用系统参考模式设计JESD 204B时钟 LMK04821系列器件为该话题提供了很好的范例研究素材,因为它们是高性能的双环路抖动清除器,可在具有器件和SYSREF时钟的子类1时钟方案里驱动多达七个JESD204B转换器或逻辑器件。图1是典型JESD204B系统(以LMK04821系列器件作为时钟解决方案)的高级方框图。
2023-04-18
2020-07-29
采用系统参考模式设计JESD204B时钟...及如何用它们来最大限度地提高JESD204B时钟方案的性能。 LMK04821系列器件为该话题提供了很好的范例研究素材,因为它们是高性能的双环路抖动清除器,可在具有器件和SYSREF时钟的子类1时钟方案里驱动多达七个JESD204B转换器或逻...
2016-11-07