尊敬的客户:为给您持续提供一对一优质服务,即日起,元器件订单实付商品金额<300元时,该笔订单按2元/SKU加收服务费,感谢您的关注与支持!
    首页产品索引LMK04808

    LMK04808

    购买收藏
    具有双环 PLL 的 LMK04800 系列低噪声时钟抖动消除器

    制造商:TI

    产品信息

    描述 The LMK0480x family is the industry’s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum™ PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    LMK04808BISQX/NOPBTIIC CLOCK DUAL PLL 64WQFN 立即购买
    LMK04808BISQ/NOPBTIIC CLOCK DUAL PLL 64WQFN 立即购买
    LMK04808BISQE/NOPBTIIC CLOCK DUAL PLL 64WQFN 立即购买

    技术资料

    标题类型大小(KB)下载
    一种因光纤漂移引起SERDES FIFO溢出的解决方案PDF1274 点击下载
    HoldOver of LMK04808在RRU 参考时钟切换中的应用PDF430 点击下载
    App Note 1939 Crystal Based Oscillator Design with LMK04000 FamilyPDF781 点击下载
    Using the LMK0480x/LMK04906 for Hitless Switching and HoldoverPDF3072 点击下载
    Effects of Clock Noise on High Speed DAC Performance PDF674 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    LV8402GPLMH6646LV8044LPLV8411GR
    LV8747TALM136A-2.5QMLL3G4200DLC87F2708A
    LV8011VLMZM33603LA72912VLM358A_XFCS
    LC450210PCHLB8503VLV8163QALIS3MDL
    LB1838MLM324LMH6609LMH6702
    Copyright ©2012-2024 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照