The LAN9313/LAN9313i is a full featured, 3 port 10/100 managed Ethernet switch designed for embedded applications where performance, flexibility, ease of integration and system cost control are required. The LAN9313/LAN9313i combines all the functions of a 10/100 switch system, including the switch fabric, packet buffers, buffer manager, media access controllers (MACs), PHY transceivers, and serial management. The LAN9313/LAN9313i complies with the IEEE 802.3 (full/half-duplex 10BASET and 100BASE-TX) Ethernet protocol specification and 802.1D/802.1Q network management protocol specifications, enabling compatibility with industry standard Ethernet and Fast Ethernet applications.
At the core of the LAN9313/LAN9313i is the high performance, high efficiency 3 port Ethernet switch fabric. The switch fabric contains a 3 port VLAN layer 2 switch engine that supports untagged, VLAN tagged, and priority tagged frames. The switch fabric provides an extensive feature set which includes spanning tree protocol support, multicast packet filtering and Quality of Service (QoS) packet prioritization by VLAN tag, destination address, port default value or DIFFSERV/TOS, allowing for a range of prioritization implementations. 32K of buffer RAM allows for the storage of multiple packets while forwarding operations are completed, and a 1K entry forwarding table provides ample room for MAC address forwarding tables. Each port is allocated a cluster of 4 dynamic QoS queues which allow each queue size to grow and shrink with traffic, effectively utilizing all available memory. This memory is managed dynamically via the buffer manager block within the switch fabric. All aspects of the switch fabric are managed via the switch fabric configuration and status registers, which are indirectly accessible via the system control and status registers.
Highlights
High performance and full featured 3 port switch with VLAN, QoS packet prioritization, Rate Limiting, IGMP monitoring and management functions
Serial management via SPI/I2C or SMI
Unique Virtual PHY feature simplifies software development by mimicking the multiple switch ports as a single port PHY
Integrated IEEE 1588v1 Hardware Time Stamp Unit
Target Applications
Cable, satellite, and IP set-top boxes
Digital televisions
Digital video recorders
VoIP/Video phone systems
Home gateways
Test/Measurement equipment
Industrial automation systems
Key Benefits
Ethernet Switch Fabric
32K buffer RAM
1K entry forwarding table
Port based IEEE 802.1Q VLAN support (16 groups)
Programmable IEEE 802.1Q tag insertion/removal
IEEE 802.1d spanning tree protocol support
QoS/CoS Packet prioritization
4 dynamic QoS queues per port
Input priority determined by VLAN tag, DA lookup, TOS, DIFFSERV or port default value
Programmable class of service map based on input priority
Remapping of 802.1Q priority field on per port basis
Programmable rate limiting at the ingress/egress ports with random early discard, per port/priority
IGMP v1/v2/v3 monitoring for Multicast packet filtering
Programmable filter by MAC address
Switch Management
Port mirroring/monitoring/sniffing: ingress and/or egress traffic on any ports or port pairs
Fully compliant statistics (MIB) gathering counters
Control registers configurable on-the-fly
Ports
2 internal 10/100 PHYs with HP Auto-MDIX support
1 MII - PHY mode or MAC mode
Fully compliant with IEEE 802.3 standards
10BASE-T and 100BASE-TX supportFull and half duplex support
Full duplex flow control
Backpressure (forced collision) half duplex flow control
Automatic flow control based on programmable levels
Automatic 32-bit CRC generation and checking
2K Jumbo packet support
Programmable interframe gap, flow control pause value
Full transmit/receive statistics
Auto-negotiation
Automatic MDI/MDI-X
Loop-back mode
Serial Management
SPI/I2C (slave) access to all internal registers
MIIM (MDIO) access to PHY related registers
SMI (extended MIIM) access to all internal registers
IEEE 1588v1 Hardware Time Stamp Unit
Global 64-bit tunable clock
Master or slave mode per port
Time stamp on TX or RX of Sync and Delay_req packets per port, Timestamp on GPIO
64-bit timer comparator event generation (GPIO or IRQ)
Other Features
General Purpose Timer
Serial EEPROM interface (I2C master or Microwire™ master) for non-managed configuration
Programmable GPIOs/LEDs
Single 3.3V power supply
Available in Commercial & Industrial Temp. Ranges
LAN9313 封装图
LAN9313 封装图
型号 | 制造商 | 描述 | 购买 |
---|---|---|---|
LAN9313-NU-TR | Samtec | ELEVATED 2MM SOCKETS | 立即购买 |
LAN9313-NU | SiTime | 有源晶振 26MHz ±50ppm 1.8V SMD3225_4P | 立即购买 |
LAN9313-NZW | - | - | 立即购买 |
LAN9313I-NZW | Linear | Linear Voltage Regulator IC Positive Fixed 1 Output 3.3V 1.5A TO-220-5 | 立即购买 |
于LAN,大家应该更熟悉。它的全称是localareanetwork,也就是局域网。我们家里的网络,还有在公司办公室的网络,基本都是LAN。带有无线Wi-Fi的,就是
//5G是一个广覆盖的蜂窝通信网络,而LAN是一个小范围的区域数据通信网络。两种技术,看上去并无关系。那么5GLAN到底是什么?今天这篇文章,我们来聊聊5GLAN。大家如果对通信技术稍有了解的话
X9313为工业级的32抽头数控电位器,最大阻值为10 kΩ,采用8引脚,有DIP、OIC、FSSOP 3种封装。X9313的内部功能框图,如图所示。它由输入部分、5位E2PROM、存储和调用电路、32选l译码
X9313为工业级的32抽头数控电位器,最大阻值为10 kΩ,采用8引脚,有DIP、OIC、FSSOP 3种封装。X9313的内部功能框图,如图3所示。它由输入部分、5位E2PROM、存储和调用电路、32选l译码器、由MOS场效应管构成的32路模拟开关、电阻阵列...
局域网(LAN),局域网(LAN)是什么意思 为了完整的给出LAN的定义,必须使用两种方式:一种是功能性定义,另一种是技术型定义。 就功能性而
我们将介绍基于LAN接口的仪器扩展(LXI),这是为下一代测试系统提供的解决方案。首先,LXI是一种基于经过验证、并广泛使用的标准的测试系统结构,如以太网
近年来汽车市场中电子化趋势明显,随着ADAS等附加功能的增多,每台汽车安装的电子设备数目也逐渐增加。
于LAN,大家应该更熟悉。它的全称是localareanetwork,也就是局域网。我们家里的网络,还有在公司办公室的网络,基本都是LAN。带有无线Wi-Fi的,就是
L3G3200D | LM120QML | l6599 | LB11697V |
LC786821E | LC79431KNE | LF412-N | LA6586FA |
LAN9210 | LMK04805 | LC75878W | LIS3DE |
LM431C | LM5175-Q1 | LV8402V | LM431SC |
LB11852RV | LM393S | LM2576 | LMV791-DIE |